Hi there.
I'm trying to design a state machine to Run at 100 MHz in an Actel FPGA.
Most of my states have 6 or more exits.
My questions is how many exits can I have on one single state so that the Logic that is generated by the syntisizer dose not have a delay more then 10ns (100MHz clock)...
This site uses cookies to help personalise content, tailor your experience and to keep you logged in if you register.
By continuing to use this site, you are consenting to our use of cookies.